

### LP3879 Micropower 800mA Low Noise "Ceramic Stable" Voltage Regulator for Low Voltage Applications

Check for Samples: LP3879

### **FEATURES**

- Standard Output Voltage: 1.00V, 1.20V
- Custom Voltages Available from 1.0V to 1.2V (50 mV Increments)
- Input Voltage: 2.5 to 6V
- 1% Initial Output Accuracy
- **Designed for Use with Low ESR Ceramic** Capacitors
- Very Low Output Noise
- Sense Option Improves Load Regulation
- 8-Lead SO PowerPad and WSON Surface Mount Packages
- <10 µA Quiescent Current in Shutdown
- Low Ground Pin Current at all Loads
- **High Peak Current Capability**
- **Over-Temperature/Over-Current Protection**
- -40°C to +125°C Junction Temperature Range

#### APPLICATIONS

- **ASIC Power Supplies In:** 
  - Desktops, Notebooks and Graphic Cards
  - Set Top Boxes, Printers and Copiers
- **DSP and FPGA Power Supplies**
- **SMPS Post-Regulator**
- Medical Instrumentation

#### DESCRIPTION

The LP3879 is a 800 mA fixed-output voltage regulator designed to provide high performance and low noise in applications requiring output voltages between 1.0V and 1.2V.

Using an optimized VIP (Vertically Integrated PNP) process, the LP3879 delivers superior performance:

Ground Pin Current: Typically 5.5 mA @ 800 mA load, and 200 µA @ 100 µA load.

Low Power Shutdown: The LP3879 draws less than 10 µA guiescent current when shutdown pin is pulled low.

Precision Output: Ensured output voltage accuracy is 1% at room temperature.

Low Noise: Broadband output noise is only 18 µV (typical) with 10 nF bypass capacitor.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.

#### **Basic Application Circuit**



\*Capacitance values shown are minimum required to assure stability. Larger output capacitor provides improved dynamic response. Output capacitor must meet ESR requirements (see Application Information).

\*\*The Shutdown pin must be actively terminated (see Application Information). Tie to INPUT (Pin 4) if not used.

#### **Connection Diagram**





#### Figure 1. Top View 8-Lead SO PowerPad See DDA0008B Package

#### Figure 2. Top View 8-Lead WSON See NGT0008A Package

#### **PIN DESCRIPTIONS**

| Pin                  | Name                | Function                                                                                                                                                                                                              |
|----------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                    | BYPASS              | The capacitor connected between BYPASS and GROUND lowers output noise voltage level and is required for loop stability.                                                                                               |
| 2                    | N/C                 | DO NOT CONNECT. This pin is used for post package test and must be left floating.                                                                                                                                     |
| 3                    | GROUND              | Device ground.                                                                                                                                                                                                        |
| 4                    | INPUT               | Input source voltage.                                                                                                                                                                                                 |
| 5                    | OUTPUT              | Regulated output voltage.                                                                                                                                                                                             |
| 6                    | SENSE               | Remote Sense. Tie directly to output or remotely at point of load for best regulation.                                                                                                                                |
| 7                    | N/C                 | No internal connection.                                                                                                                                                                                               |
| 8                    | SHUTDOWN            | Output is enabled above turn-on threshold voltage. Pull down to turn off regulator output.                                                                                                                            |
| SO PowerPad,<br>WSON | SUBSTRATE<br>GROUND | The exposed die attach pad should be connected to a thermal pad at ground potential. For additional information on using Texas Instruments' Non Pull Back WSON package, please refer to WSON application note SNOA401 |



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### Absolute Maximum Ratings<sup>(1)(2)</sup>

| Storage Temperature Range                      | −65°C to +150°C         |
|------------------------------------------------|-------------------------|
| Operating Junction Temperature Range           | -40°C to +125°C         |
| Lead Temperature (Soldering, 5 seconds)        | 260°C                   |
| ESD Rating <sup>(3)</sup>                      | 2 kV                    |
| Shutdown Pin                                   | 1kV                     |
| Power Dissipation <sup>(4)</sup>               | Internally Limited      |
| Input Supply Voltage (Survival)                | -0.3V to +16V           |
| Input Supply Voltage (Typical Operating)       | 2.5V to +6V             |
| SENSE Pin                                      | -0.3V to +6V            |
| Output Voltage (Survival) <sup>(5)</sup>       | -0.3V to +6V            |
| I <sub>OUT</sub> (Survival)                    | Short Circuit Protected |
| Input-Output Voltage (Survival) <sup>(6)</sup> | -0.3V to +16V           |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the component may occur. Electrical specifications do not apply when operating the device outside of its rated operating conditions.

- (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.
- (3) ESD testing was performed using Human Body Model, a 100 pF capacitor discharged through a 1.5 k $\Omega$  resistor.
- (4) The maximum allowable power dissipation is a function of the maximum junction temperature,  $T_J(MAX)$ , the junction-to-ambient thermal resistance,  $\theta_{J-A}$ , and the ambient temperature,  $T_A$ . The maximum allowable power dissipation at any ambient temperature is calculated  $P(MAX) = T_J^{(MAX)} - T_A$

using:  $\theta_{J-A}$  The value of  $\theta_{J-A}$  for the WSON and SO PowerPad packages are specifically dependent on PCB trace area, trace material, and the number of layers and thermal vias. If a four layer board is used with maximum vias from the IC center to the heat dissipating copper layers, values of  $\theta_{J-A}$  which can be obtained are approximately 60°C/W for the SO PowerPad and 40°C/W for the WSON package. Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown.

- (5) If used in a dual-supply system where the regulator load is returned to a negative supply, the LP3879 output must be diode-clamped to ground.
- (6) The output PNP structure contains a diode between the V<sub>IN</sub> and V<sub>OUT</sub> terminals that is normally reverse-biased. Forcing the output above the input will turn on this diode and may induce a latch-up mode which can damage the part (see Application Hints).

### SNVS396B - MAY 2006 - REVISED APRIL 2013

#### **Electrical Characteristics**

Limits in standard typeface are for  $T_J = 25^{\circ}$ C, and limits in **boldface type** apply over the temperature range of -40°C to 125°C. Limits are ensured through design, testing, or correlation. The limits are used to calculate the Average Outgoing Quality Level (AOQL). Unless otherwise specified:  $V_{IN} = 3.0$ V,  $V_{OUT} = 1$ V,  $I_L = 1$  mA,  $C_{OUT} = 10 \ \mu$ F,  $C_{IN} = 4.7 \ \mu$ F,  $V_{S/D} = 2$ V,  $C_{BYPASS} = 10 \ n$ F.

| Symbol                                 | Parameter                                                          | Conditions                                                                                        | Min <sup>(1)</sup>  | Typical <sup>(2)</sup> | Max <sup>(1)</sup> | Units             |
|----------------------------------------|--------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|---------------------|------------------------|--------------------|-------------------|
| Vo                                     |                                                                    |                                                                                                   | -1.0                | 1.00                   | 1.0                |                   |
|                                        | Output Voltage Tolerance                                           | 1 mA $\leq$ I <sub>L</sub> $\leq$ 800 mA, 3.0V $\leq$ V <sub>IN</sub> $\leq$ 6V                   | -2.0<br><b>-3.0</b> | 1.00                   | 2.0<br><b>3.0</b>  | %V <sub>nom</sub> |
| $\Delta V_{OUT}$                       | Output Voltage Line                                                |                                                                                                   |                     |                        | 0.014              |                   |
| $\Delta V_{IN}$                        | Regulation                                                         | $3.0V \le V_{IN} \le 6V$                                                                          |                     | 0.007                  | 0.032              | %/V               |
|                                        |                                                                    | $I_L = 800 \text{ mA}, V_{OUT} \ge V_{OUT(NOM)} - 1\%$                                            |                     | 2.5                    | 3.1                |                   |
| V <sub>IN</sub> (min)                  | Minimum Input Voltage<br>Required To Maintain<br>Output Regulation | $I_L = 800 \text{ mA}, V_{OUT} \ge V_{OUT(NOM)} - 1\%$<br>$0 \le T_J \le 125^{\circ}C$            |                     | 2.5                    | 2.8                | V                 |
|                                        | Output Regulation                                                  | I <sub>L</sub> = 750 mA, V <sub>OUT</sub> ≥ V <sub>OUT(NOM)</sub> - 1%                            |                     | 2.5                    | 3.0                |                   |
| I <sub>GND</sub>                       |                                                                    | 1 100                                                                                             |                     | 200                    | 250                | μA                |
|                                        |                                                                    | I <sub>L</sub> = 100 μA                                                                           |                     | 200                    | 275                |                   |
|                                        | Ground Pin Current                                                 | I <sub>1</sub> = 200 mA                                                                           |                     | 1.5                    | 2                  |                   |
|                                        | Ground Pin Current                                                 |                                                                                                   |                     | 1.5                    | 3.3                | mA                |
|                                        |                                                                    | I <sub>I</sub> = 800 mA                                                                           |                     | 5.5                    | 8.5                |                   |
|                                        |                                                                    |                                                                                                   | 5.5                 | 15                     |                    |                   |
| I <sub>O</sub> (PK)                    | Peak Output Current                                                | V <sub>OUT</sub> ≥ V <sub>OUT(NOM)</sub> − 5%                                                     |                     | 1200                   |                    | mA                |
| I <sub>O</sub> (MAX)                   | Short Circuit Current                                              | R <sub>L</sub> = 0 (Steady State)                                                                 |                     | 1400                   |                    | IIIA              |
| e <sub>n</sub>                         | Output Noise Voltage (RMS)                                         | $\begin{array}{l} BW = 100 \; Hz \; \text{to} \; 100 \; kHz \\ C_{BYPASS} = 10 \; nF \end{array}$ |                     | 18                     |                    | μV(RMS)           |
| $\frac{\Delta V_{OUT}}{\Delta V_{IN}}$ | Ripple Rejection                                                   | f = 1 kHz                                                                                         |                     | 60                     |                    | dB                |
| SHUTDOWN                               | INPUT                                                              |                                                                                                   |                     | -i                     |                    |                   |
| V <sub>S/D</sub>                       |                                                                    | V <sub>H</sub> = Output ON                                                                        |                     | 1.4                    | 1.6                |                   |
|                                        | S/D Input Voltage                                                  | $V_L$ = Output OFF, $I_{IN} \le 10 \ \mu A$                                                       |                     | 0.50                   |                    | V                 |
|                                        |                                                                    | $V_{OUT} \le 10 \text{ mV}, I_{IN} \le 50 \mu\text{A}$                                            |                     | 0.6                    |                    |                   |
| I <sub>S/D</sub>                       |                                                                    | $V_{S/D} = 0$                                                                                     |                     | 0.02                   | -1                 |                   |
|                                        | S/D Input Current                                                  | $V_{S/D} = 5V$                                                                                    |                     | 5                      | 15                 | μA                |

(1) Limits are ensured through testing, statistical correlation, or design.

(2) Typical numbers reperesent the most likely norm for 25°C operation.



SNVS396B-MAY 2006-REVISED APRIL 2013

#### www.ti.com

#### **Typical Performance Characteristics**

Unless otherwise specified:  $V_{IN}$  = 3.3V,  $V_{OUT}$  = 1V,  $I_L$  = 1 mA,  $C_{IN}$  = 4.7  $\mu$ F,  $C_{OUT}$  = 10  $\mu$ F,  $V_{S/D}$  = 2V,  $C_{BYP}$  = 10 nF,  $T_J$  = 25°C.



**STRUMENTS** www.ti.com

**EXAS** 

SNVS396B-MAY 2006-REVISED APRIL 2013

100

90

80 70

60 50

 $V_{IN}$ 

 $V_{OUT} \stackrel{!}{=} 1.0V$ IL= 800 mA  $I_L = 1 \text{ mA}$ 5 mV/DIV  $V_{\text{OUT}}$ V<sub>IN</sub> STEP = 1.0V V<sub>IN</sub> 100 1k 10k 100k 1M 100 µs/DIV FREQUENCY (Hz) Figure 9. Figure 10. Line Transient Response Line Transient Response V<sub>OUT</sub> = 1.0V  $I_L = 1 mA$  $V_{OUT}$ 2 mV/DIV 5 mV/DIV V<sub>IN</sub>STEP = 1.0V VIN V<sub>IN</sub> STEP = 1.0V 25 µs/DIV 25 µs/DIV Figure 11. Figure 12. Line Transient Response Line Transient Response V<sub>OUT</sub> = 1.0V \_I<sub>L</sub> = 800 mA\_ .5 mV/DIV -5 mV/DİV VOUT  $V_{IN}$  STEP =  $1.0^{1}$  $V_{IN}$ 100 µs/DIV 20 µs/DIV Figure 13. Figure 14. Product Folder Links: LP3879

#### **Typical Performance Characteristics (continued)**

Unless otherwise specified:  $V_{IN}$  = 3.3V,  $V_{OUT}$  = 1V,  $I_L$  = 1 mA,  $C_{IN}$  = 4.7  $\mu$ F,  $C_{OUT}$  = 10  $\mu$ F,  $V_{S/D}$  = 2V,  $C_{BYP}$  = 10 nF,  $T_J$  = 25°C.



**Ripple Rejection** 









6



SNVS396B-MAY 2006-REVISED APRIL 2013



#### Figure 17.

Figure 18.



SNVS396B-MAY 2006-REVISED APRIL 2013

www.ti.com

#### Block Diagram



#### APPLICATION INFORMATION

#### PACKAGE INFORMATION

The LP3879 is offered in the 8-lead SO PowerPad or WSON surface mount packages to allow for increased power dissipation compared to the SO-8 and Mini SO-8.

#### EXTERNAL CAPACITORS

Like any low-dropout regulator, the LP3879 requires external capacitors for regulator stability. These capacitors must be correctly selected for good performance.

**INPUT CAPACITOR:** A capacitor whose value is at least 4.7  $\mu$ F (±20%) is required between the LP3879 input and ground. A good quality X5R / X7R ceramic capacitor should be used.

Capacitor tolerance and temperature variation must be considered when selecting a capacitor (see Capacitor Characteristics section) to assure the minimum requirement of input capacitance is met over all operating conditions.

The input capacitor must be located not more than 0.5" from the input pin and returned to a clean analog ground. Any good quality ceramic or tantalum capacitor may be used, assuming the minimum input capacitance requirement is met.

**OUTPUT CAPACITOR:** The LP3879 requires a ceramic output capacitor whose size is at least 10  $\mu$ F (±20%). A good quality X5R / X7R ceramic capacitor should be used. Capacitance tolerance and temperature characteristics must be considered when selecting an output capacitor.

The LP3879 is designed specifically to work with ceramic output capacitors, utilizing circuitry which allows the regulator to be stable across the entire range of output current with an ultra low ESR output capacitor.

The output capacitor selected must meet the requirement for minimum amount of capacitance and also have an ESR (equivalent series resistance) value which is within the stable range. A curve is provided which shows the stable ESR range as a function of load current (see Figure 19).





Figure 19. Stable Region For Output Capacitor ESR

**Important:** The output capacitor must maintain its ESR within the stable region over the full operating temperature range of the application to assure stability.

The output capacitor ESR forms a zero which is required to add phase lead near the loop gain crossover frequency, typically in the range of 50kHz to 200 kHz. The ESR at lower frequencies is of no importance. Some capacitor manufacturers list ESR at low frequencies only, and some give a formula for Dissipation Factor which can be used to calculate a value for a term referred to as ESR. However, since the DF formula is usually at a much lower frequency than the range listed above, it will give an unrealistically high value. If good quality X5R or X7R ceramic capacitors are used, the actual ESR in the 50 kHz to 200 kHz range will not exceed 25 milli Ohms. If these are used as output capacitors for the LP3879, the regulator stability requirements are satisfied.

It is important to remember that capacitor tolerance and variation with temperature must be taken into consideration when selecting an output capacitor so that the minimum required amount of output capacitance is provided over the full operating temperature range. (See Capacitor Characteristics section).

The output capacitor must be located not more than 0.5" from the output pin and returned to a clean analog ground.

**NOISE BYPASS CAPACITOR:** The 10 nF capacitor on the Bypass pin significantly reduces noise on the regulator output and is required for loop stability. However, the capacitor is connected directly to a high-impedance circuit in the bandgap reference.

Because this circuit has only a few microamperes flowing in it, any significant loading on this node will cause a change in the regulated output voltage. For this reason, DC leakage current through the noise bypass capacitor must never exceed 100 nA, and should be kept as low as possible for best output voltage accuracy.

The types of capacitors best suited for the noise bypass capacitor are ceramic and film. High-quality ceramic capacitors with either NPO or COG dielectric typically have very low leakage. 10 nF polypropolene and polycarbonate film capacitors are available in small surface-mount packages and typically have extremely low leakage current.

#### CAPACITOR CHARACTERISTICS

**CERAMIC:** The LP3879 was designed to work with ceramic capacitors on the output to take advantage of the benefits they offer: for capacitance values in the 10  $\mu$ F range, ceramics are the least expensive and also have the lowest ESR values (which makes them best for eliminating high-frequency noise). The ESR of a typical 10  $\mu$ F ceramic capacitor is in the range of 5 m $\Omega$  to 10 m $\Omega$ , which meets the ESR limits required for stability by the LP3879.

One disadvantage of ceramic capacitors is that their capacitance can vary with temperature. Many large value ceramic capacitors ( $\geq 2.2 \ \mu$ F) are manufactured with the Z5U or Y5V temperature characteristic, which results in the capacitance dropping by more than 50% as the temperature goes from 25°C to 85°C.

Another significant problem with Z5U and Y5V dielectric devices is that the capacitance drops severely with applied voltage. A typical Z5U or Y5V capacitor can lose 60% of its rated capacitance with half of the rated voltage applied to it.

Copyright © 2006–2013, Texas Instruments Incorporated



# For these reasons, X7R and X5R type ceramic capacitors must be used on the input and output of the LP3879.

#### SHUTDOWN INPUT OPERATION

The LP3879 is shut off by pulling the Shutdown input low, and turned on by pulling it high. If this feature is not to be used, the Shutdown input should be tied to  $V_{IN}$  to keep the regulator output on at all times.

To assure proper operation, the signal source used to drive the Shutdown input must be able to swing above and below the specified turn-on/turn-off voltage thresholds listed in the Electrical Characteristics section under  $V_{ON/OFF}$ .

#### **REVERSE INPUT-OUTPUT VOLTAGE**

The PNP power transistor used as the pass element in the LP3879 has an inherent diode connected between the regulator output and input.

During normal operation (where the input voltage is higher than the output) this diode is reverse-biased.

However, if the output is pulled above the input, this diode will turn ON and current will flow into the regulator output.

In such cases, a parasitic SCR can latch which will allow a high current to flow into  $V_{IN}$  (and out the ground pin), which can damage the part.

In any application where the output may be pulled above the input, an external Schottky diode must be connected from  $V_{IN}$  to  $V_{OUT}$  (cathode on  $V_{IN}$ , anode on  $V_{OUT}$ ), to limit the reverse voltage across the LP3879 to 0.3V (see Absolute Maximum Ratings).



SNVS396B-MAY 2006-REVISED APRIL 2013

| Ch | nanges from Revision A (April 2013) to Revision B  | Page |  |
|----|----------------------------------------------------|------|--|
| •  | Changed layout of National Data Sheet to TI format | 10   |  |



#### PACKAGING INFORMATION

| Orderable Device   | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)     | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|--------------------|---------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| LP3879MR-1.0/NOPB  | ACTIVE        | SO PowerPAD  | DDA                | 8    | 95             | RoHS & Green        | (6)<br>SN                     | Level-3-260C-168 HR  | -40 to 125   | 3879<br>MR1.0           | Samples |
| LP3879MR-1.2       | NRND          | SO PowerPAD  | DDA                | 8    | 95             | Non-RoHS<br>& Green | Call TI                       | Level-3-260C-168 HR  |              | LP3879<br>MR1.2         |         |
| LP3879MR-1.2/NOPB  | ACTIVE        | SO PowerPAD  | DDA                | 8    | 95             | RoHS & Green        | SN                            | Level-3-260C-168 HR  | -40 to 125   | LP3879<br>MR1.2         | Samples |
| LP3879MRX-1.0/NOPB | ACTIVE        | SO PowerPAD  | DDA                | 8    | 2500           | RoHS & Green        | SN                            | Level-3-260C-168 HR  | -40 to 125   | 3879<br>MR1.0           | Samples |
| LP3879MRX-1.2/NOPB | ACTIVE        | SO PowerPAD  | DDA                | 8    | 2500           | RoHS & Green        | SN                            | Level-3-260C-168 HR  | -40 to 125   | LP3879<br>MR1.2         | Samples |
| LP3879SD-1.0/NOPB  | ACTIVE        | WSON         | NGT                | 8    | 1000           | RoHS & Green        | SN                            | Level-1-260C-UNLIM   | -40 to 125   | 79SD1.0                 | Samples |
| LP3879SD-1.2/NOPB  | ACTIVE        | WSON         | NGT                | 8    | 1000           | RoHS & Green        | SN                            | Level-1-260C-UNLIM   | -40 to 125   | 79SD1.2                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



### PACKAGE OPTION ADDENDUM

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### PACKAGE MATERIALS INFORMATION

Texas Instruments

www.ti.com

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                    |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|--------------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type    | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LP3879MRX-1.0/NOPB          | SO<br>Power<br>PAD | DDA                | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LP3879MRX-1.2/NOPB          | SO<br>Power<br>PAD | DDA                | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LP3879SD-1.0/NOPB           | WSON               | NGT                | 8 | 1000 | 178.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |
| LP3879SD-1.2/NOPB           | WSON               | NGT                | 8 | 1000 | 178.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |



### PACKAGE MATERIALS INFORMATION

9-Apr-2022



\*All dimensions are nominal

| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LP3879MRX-1.0/NOPB | SO PowerPAD  | DDA             | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| LP3879MRX-1.2/NOPB | SO PowerPAD  | DDA             | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| LP3879SD-1.0/NOPB  | WSON         | NGT             | 8    | 1000 | 208.0       | 191.0      | 35.0        |
| LP3879SD-1.2/NOPB  | WSON         | NGT             | 8    | 1000 | 208.0       | 191.0      | 35.0        |



#### TUBE



| *All | dimensions | are | nominal |
|------|------------|-----|---------|

| Device            | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|-------------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| LP3879MR-1.0/NOPB | DDA          | HSOIC        | 8    | 95  | 495    | 8      | 4064   | 3.05   |
| LP3879MR-1.0/NOPB | DDA          | HSOIC        | 8    | 95  | 495    | 8      | 4064   | 3.05   |
| LP3879MR-1.2      | DDA          | HSOIC        | 8    | 95  | 495    | 8      | 4064   | 3.05   |
| LP3879MR-1.2      | DDA          | HSOIC        | 8    | 95  | 495    | 8      | 4064   | 3.05   |
| LP3879MR-1.2/NOPB | DDA          | HSOIC        | 8    | 95  | 495    | 8      | 4064   | 3.05   |
| LP3879MR-1.2/NOPB | DDA          | HSOIC        | 8    | 95  | 495    | 8      | 4064   | 3.05   |

# **DDA0008B**



### **PACKAGE OUTLINE**

# PowerPAD<sup>™</sup> SOIC - 1.7 mm max height

PLASTIC SMALL OUTLINE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MS-012.



# DDA0008B

# **EXAMPLE BOARD LAYOUT**

### PowerPAD<sup>™</sup> SOIC - 1.7 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.
- 10. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



### DDA0008B

# **EXAMPLE STENCIL DESIGN**

### PowerPAD<sup>™</sup> SOIC - 1.7 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



# **NGT0008A**



## **PACKAGE OUTLINE**

### WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.

3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **NGT0008A**

# **EXAMPLE BOARD LAYOUT**

### WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



## **NGT0008A**

# **EXAMPLE STENCIL DESIGN**

### WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated